| Total N          | No. of Questions : 8]                                                                                                                                                                                | SEAT No.:                               |                    |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------|
| P341             | 5                                                                                                                                                                                                    | <br>[Total                              | No. of Pages : 2   |
|                  | [4660]                                                                                                                                                                                               |                                         |                    |
| M.E.             | . (E & TC) (VLSI & Emb                                                                                                                                                                               | edded Systems) (Sen                     | nester - II)       |
|                  | SYSTEM                                                                                                                                                                                               | ON CHIP                                 |                    |
|                  | (2013 P                                                                                                                                                                                              | 'attern)                                |                    |
| Time:            | 3 Hours]                                                                                                                                                                                             | [M                                      | lax. Marks : 50    |
| 1<br>2<br>3<br>4 | ctions to the candidates:  1) Attempt any five questions.  2) Neat diagrams must be drawn was so the right indicate full (1) All questions carry equal marks.  3) Assume suitable data, if necessary | l marks.                                |                    |
| <b>Q1)</b> a     | Explain SOC architecture and hardware co-design in SOC.                                                                                                                                              | discuss the current issue               | s in software/     |
| b                | o) Draw SDF for PAM and explain                                                                                                                                                                      | in its operation of role in S           | OC. [4]            |
| <b>Q2)</b> a     | Explain in detail the abstraction SOC modeling with suitable ex                                                                                                                                      | *                                       | nantly used in [5] |
| b                | Differentiate how hand shake s pipelined architectures.                                                                                                                                              | ignals have to be modified              | / enhanced for [5] |
| <b>Q3)</b> a     | Demonstrate in detail the state advantages over general purpo                                                                                                                                        | • • • • • • • • • • • • • • • • • • • • | d list out the     |
|                  |                                                                                                                                                                                                      |                                         |                    |

- b) Briefly explain about the terms listed below: [4]
  - i) Simulation Race
  - ii) Timing Analysis for Digital circuits
  - iii) Switching activity
  - iv) Bus synchronization

- Q4) a) Elaborate in detail about a SOC Controller for Digital Still Camera. [5]
  - b) Explain about Energy Management Techniques for SOC Design. [5]
- Q5) a) Design the FSM shown below and draw SDF for the design. [6]



- b) Briefly explain about the terms listed below: [4]
  - i) SOC prototyping
  - ii) SOC verification
- **Q6)** a) How clock gating is used to reduce switching rate in SOC. [5]
  - b) Discuss a simple start/done handshake to implement hierarchical control of iterative component. [5]
- **Q7)** a) Define the factors for instruction set of custom-hardware module depends and provide guidelines for instruction set in context with co-design. [5]
  - b) What are components of layout of the coprocessor control shell? [5]
- **Q8)** a) In the SOC design architecture list out the Importance of low power, causes and factors affecting power in physical design. [6]
  - b) Explain different sequential arcs with examples. [4]

